|
|
Partname: | ZL30406QGC1 |
Description: | SONET/SDH Clock Multiplier PLL |
Manufacturer: | Zarlink Semiconductor |
Datasheet: | PDF (307K). Click here to download *) |
The ZL30406 accepts a CMOS compatible reference at 19.44 MHz and generates four LVPECL differential output clocks at 77.76 MHz, a CML differential clock programmable to 19.44 MHz, 38.88 MHz, 77.76 MHz and 155.52 MHz and a single-ended CMOS clock at 19.44 MHz. The output clocks can be individually enabled or disabled. |
|
Click here to download ZL30406QGC1 Datasheet*) |
|
*)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership. |
|
|
|