|
|
Partname: | UT54ACTS220 |
Description: | Clock and wait-state generation circuit. |
Manufacturer: | |
Package: | FlatPack |
Pins: | 14 |
Oper. temp.: | -55 to 125 |
Datasheet: | PDF (39.0). Click here to download *) |
The UT54ACTS220 is designed to be a companion chip to UTMC's UT69151 SMMIT family for the purpose of generating clock and wait-state signals. The device contains a divide by two circuit that accepts TTL input levels and drives CMOS output buffers. The chip accepts a 48MHz clock and generates a 24MHz clock. The 48MHz clock can have a duty cycle that varies by 20%. The UT54ACT220 generates a 24MHz clock with a 5% duty cycle variation. The wait-state circuit generates a single wait-state by delaying the falling edge of DTACK into the S MMIT. The clock/timing device generates DTACK from the falling edge of input RCS which is synchronized by the falling edge of 24MHz. The S MMIT drives inputs RCS and DMACK. |
|
Click here to download UT54ACTS220 Datasheet*) |
|
*)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership. |
|
|
|