ChipDocs - Datasheet Source for Semiconductor and Electronic Circuit Components
More than
480 537 
registered clients
Partname:PI6C2510-133E
Description:Low-noise phase-locked loop clock driver with 10 clock outputs
Manufacturer:
Package:TSSOP
Pins:24
Oper. temp.:0 to 70
Datasheet:PDF (113K).
Click here to download *)

The PI6C2510-133E is a "enhanced," low-skew, low-jitter, phaselocked loop (PLL) clock driver, distributing high-frequency clock signals for SDRAM and server applications. By connecting the feedback FB_OUT output to the feedback FB_IN input, the propagation delay from the CLK_IN input to any clock output will be nearly zero. This zero-delay feature allows the CLK_IN input clock to be distributed, providing one clock input to one bank of ten outputs, with an output enable.

Click here to download PI6C2510-133E Datasheet
Click here to download PI6C2510-133E Datasheet
*)
*)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership.
Free Electronics Engineering Subscription
Win Win Circuit - PCB,PCBA,Touch Screen,LED Lighting
Win Win Circuit LTD. PCB, PCBA, LCD Module
www.wwteq.com
COPYRIGHT 1997-2024 ChipDocs  ALL RIGHT RESERVED