ChipDocs - Datasheet Source for Semiconductor and Electronic Circuit Components
More than
12 597 849 
queries processed
Partname:5962-8995001MEA
Description:Dual JK Negative Edge Triggered Flip-Flop
Manufacturer:National Semiconductor
Package:Cerdip
Pins:16
Datasheet:PDF (136K).
Click here to download *)

The 'ACT112 contains two independent, high-speed JK flip-flops with Direct Set and Clear inputs. Synchronous state changes are initiated by the falling edge of the clock. Triggering occurs at a voltage level of the clock and is not directly related to the transition time. The J and K inputs can change when the clock is in either state without affecting the flip-flop, provided that they are in the desired state during the recommended setup and hold times relative to the falling edge of the clock. A LOW signal on SD or CD prevents clocking and forces Q or Q HIGH, respectively. Simultaneous LOW signals on SD and CD force both Q and Q HIGH.

Click here to download 5962-8995001MEA Datasheet
Click here to download 5962-8995001MEA Datasheet
*)
*)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership.
Free Electronics Engineering Subscription
Win Win Circuit - PCB,PCBA,Touch Screen,LED Lighting
Win Win Circuit LTD. PCB, PCBA, LCD Module
www.wwteq.com
COPYRIGHT 1997-2024 ChipDocs  ALL RIGHT RESERVED