ChipDocs - Datasheet Source for Semiconductor and Electronic Circuit Components
More than
480 526 
registered clients
Partname:SN74LS112N
Description:DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP
Manufacturer:Motorola
Datasheet:PDF (147K).
Click here to download *)

The SN54 / 74LS112A dual JK flip-flop features individual J, K, clock, and asynchronous set and clear inputs to each flip-flop. When the clock goes HIGH, the inputs are enabled and data will be accepted. The logic level of the J and K inputs may be allowed to change when the clock pulse is HIGH and the bistable will perform according to the truth table as long as minimum set-up and hold time are observed. Input data is transferred to the outputs on the negative-going edge of the clock pulse.

Click here to download SN74LS112N Datasheet
Click here to download SN74LS112N Datasheet
*)
*)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership.
Free Electronics Engineering Subscription
Win Win Circuit - PCB,PCBA,Touch Screen,LED Lighting
Win Win Circuit LTD. PCB, PCBA, LCD Module
www.wwteq.com
COPYRIGHT 1997-2024 ChipDocs  ALL RIGHT RESERVED