|  | 
    
     |   |  
     | 
 
 
 
  | 
    | Partname: | SN74LS112AD |  | Description: | Dual JK negative edge-triggered flip-flop |  | Manufacturer: | Motorola |  | Package: | SOIC |  | Pins: | 16 |  | Oper. temp.: | 0 to 70 |  | Datasheet: | PDF (147K). Click here to download *)
 |  | The SN54 / 74LS112A dual JK flip-flop features individual J, K, clock, and asynchronous set and clear inputs to each flip-flop. When the clock goes HIGH, the inputs are enabled and data will be accepted. The logic level of the J and K inputs may be allowed to change when the clock pulse is HIGH and the bistable will perform according to the truth table as long as minimum set-up and hold time are observed. Input data is transferred to the outputs on the negative-going edge of the clock pulse. |  |  Click here to download SN74LS112AD Datasheet*)
 |  |  |  | *)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership. |  |  |  |