ChipDocs - Datasheet Source for Semiconductor and Electronic Circuit Components
More than
12 598 343 
queries processed
Partname:MC88920DW
Description:Low skew CMOS PLL clock driver
Manufacturer:Motorola
Package:plastic S.O.I.C.
Pins:20
Oper. temp.:-40 to 85
Datasheet:PDF (116K).
Click here to download *)

The MC88920 Clock Driver utilizes phaselocked loop technology to lock its low skew outputs' frequency and phase onto an input reference clock. It is designed to provide clock distribution for CISC microprocessor or single processor RISC systems. The RST_IN/RST_OUT(LOCK) pins provide a processor reset function designed specifically for the MC68/EC/LC030/040 microprocessor family. The PLL allows the the high current, low skew outputs to lock onto a single clock input and distribute it with essentially zero delay to multiple locations on a board. The PLL also allows the MC88920 to multiply a low frequency input clock and distribute it locally at a higher (2X) system frequency.

Click here to download MC88920DW Datasheet
Click here to download MC88920DW Datasheet
*)
*)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership.
Free Electronics Engineering Subscription
Win Win Circuit - PCB,PCBA,Touch Screen,LED Lighting
Win Win Circuit LTD. PCB, PCBA, LCD Module
www.wwteq.com
COPYRIGHT 1997-2024 ChipDocs  ALL RIGHT RESERVED