|
|
|
|
| Partname: | LMU112PC50 |
| Description: | 12 x 12-bit parallel multiplier. Speed 50ns |
| Manufacturer: | |
| Package: | Plastic DIP |
| Pins: | 48 |
| Oper. temp.: | 0 to 70 |
| Datasheet: | PDF (46K). Click here to download *) |
The LMU112 is a high-speed, low power 12-bit parallel multiplier built using advanced CMOS technology. The LMU112 is pin and functionally compatible with Fairchilds's MPY112K. The A and B input operands are loaded into their respective registers on the rising edge of the separate clock inputs (CLK A and CLK B). Two's complement or unsigned |
|
 Click here to download LMU112PC50 Datasheet*) |
 |
| *)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership. |
|
|
|