|
|
Partname: | IDT74FCT3932-100 |
Description: | 3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER |
Manufacturer: | Integrated Device Technology |
Datasheet: | PDF (131K). Click here to download *) |
The FCT3932 uses phase-lock loop technology to lock the frequency and phase of the feedback to the input reference clock. It provides a large number of low skew outputs that are configurable in 16 different modes using the CNTRL 1-4 inputs. A dedicated output, Q_FB, is provided to supply the PLL feedback and it should be connected to the FEEDBACK input. Q_FB is located adjacent to FEEDBACK to minimize the delay in the feedback path. In order to offset any delay in the output path from the FCT3932 output to a receiving device, |
|
Click here to download IDT74FCT3932-100 Datasheet*) |
|
*)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership. |
|
|
|