|
|
Partname: | IDT72205LB35JB |
Description: | CMOS syncFIFO 256 x 18, 512 x 18, 1024 x 18, 2048 x 18 and 4096 x 18 |
Manufacturer: | Integrated Device Technology |
Package: | PLCC |
Pins: | 68 |
Oper. temp.: | -55 to 125 |
Datasheet: | PDF (209K). Click here to download *) |
The synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF), and two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF). The offset loading of the programmable flags is controlled by a simple state machine, and is initiated by asserting the Load pin (LD). A Half-Full flag (HF) is available when the FIFO is used in a single device configuration. The IDT72205LB/72215LB/72225LB/72235LB/72245LB are depth expandable using a daisy-chain technique. The XI and XO pins are used to expand the FIFOs. In depth expansion configuration, FL is grounded on the first device and set to HIGH for all other devices in the daisy chain. The IDT72205LB/72215LB/72225LB/72235LB/72245LB is fabricated using IDT's high-speed submicron CMOS technology. Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B. |
|
Click here to download IDT72205LB35JB Datasheet*) |
|
*)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership. |
|
|
|