ChipDocs - Datasheet Source for Semiconductor and Electronic Circuit Components
More than
12 597 842 
queries processed
Partname:IDT54FCT88915TT55
Description:LOW SKEW PLL-BASED CMOS CLOCK DRIVER (WITH 3-STATE)
Manufacturer:Integrated Device Technology
Datasheet:PDF (140K).
Click here to download *)

The FREQ_SEL control provides an additional 2 option in the output path. PLL _EN allows bypassing of the PLL, which is useful in static test modes. When PLL_EN is low, SYNC input may be used as a test clock. In this test mode, the input frequency is not limited to the specified range and the polarity of outputs is complementary to that in normal operation (PLL_EN = 1). The LOCK output attains logic HIGH when the PLL is in steady-state phase and frequency lock. When OE/ RST is low, all the outputs are put in high impedance state and registers at Q, Q and Q/2 outputs are reset. The IDT54/74FCT88915TT requires one external loop filter component as recommended in Figure 1.

Click here to download IDT54FCT88915TT55 Datasheet
Click here to download IDT54FCT88915TT55 Datasheet
*)
*)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership.
Free Electronics Engineering Subscription
Win Win Circuit - PCB,PCBA,Touch Screen,LED Lighting
Win Win Circuit LTD. PCB, PCBA, LCD Module
www.wwteq.com
COPYRIGHT 1997-2024 ChipDocs  ALL RIGHT RESERVED