ChipDocs - Datasheet Source for Semiconductor and Electronic Circuit Components
More than
480 523 
registered clients
Partname:2305B-1DCG
Description: 3.3V ZERO DELAY CLOCK BUFFER
Manufacturer:Integrated Device Technology
Datasheet:PDF (160K).
Click here to download *)

The IDT2305B is a high-speed phase-lock loop (PLL) clock buffer, designed to address high-speed clock distribution applications. The zero delay is achieved by aligning the phase between the incoming clock and the output clock, operable within the range of 10 to 133MHz. The IDT2305B is an 8-pin version of the IDT2309B. IDT2305B accepts one reference input, and drives out five low skew clocks. The -1H version of this device operates, up to 133MHz frequency and has a higher drive than the -1 device. All parts have on-chip PLLs which lock to an input clock on the REF pin. The PLL feedback is on-chip and is obtained from the CLKOUT pad. In the absence of an input clock, the IDT2305B enters power down. In this mode, the device will draw less than 25A, the outputs are tri-stated, and the PLL is not running, resulting in a significant reduction of power.

Click here to download 2305B-1DCG Datasheet
Click here to download 2305B-1DCG Datasheet
*)
*)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership.
Free Electronics Engineering Subscription
Win Win Circuit - PCB,PCBA,Touch Screen,LED Lighting
Win Win Circuit LTD. PCB, PCBA, LCD Module
www.wwteq.com
COPYRIGHT 1997-2024 ChipDocs  ALL RIGHT RESERVED