|
|
Partname: | ICS570MIT |
Description: | Multiplier and zero delay buffer |
Manufacturer: | |
Package: | SOIC |
Pins: | 8 |
Oper. temp.: | -40 to 85 |
Datasheet: | PDF (85K). Click here to download *) |
The ICS570A is a high performance Zero Delay Buffer (ZDB) which integrates ICS' proprietary analog/digital Phase Locked Loop (PLL) techniques. ICS introduced the world standard for these devices in 1992 with the debut of the AV9170. The ICS570A, part of ICS' ClockBlocksTM family, was designed as a performance upgrade to meet today's higher speed and lower voltage requirements. The zero delay feature means that the rising edge of the input clock aligns with the rising edges of both outputs, giving the appearance of no delay through the device. There are two outputs on the chip, one being a low-skew divide by two of the other. The chip has an all-chip power down/tri-state mode that stops the internal PLL and puts both outputs into the high impedance state. |
|
 Click here to download ICS570MIT Datasheet*) |
 |
*)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership. |
|
|
|