|  | 
    
     |   |  
     | 
 
 
 
  | 
    | Partname: | ICS1531Y-140 |  | Description: | Triple 8-bit MSPS A/D converter with line-locked clock generator |  | Manufacturer: |  |  | Package: | LQFP |  | Pins: | 144 |  | Oper. temp.: | 0 to 70 |  | Datasheet: | PDF (529K). Click here to download *)
 |  | The ICS1531 offers analog-to-digital data conversion and synchronized pixel clock generation at speeds of 100, 140, or 165 MHz (or mega samples per second, MSPS). The Dynamic Phase Adjust (DPA) circuitry allows end-user control over the pixel clock phase, relative to the recovered sync signal and analog pixel data. Either the internal pixel clock can be used as a capture clock input to the analog-to-digital converters or an external clock input can be used. The ICS1531 provides either one or two 24-bit pixels per clock. An ADCSYNC output pin provides recovered HSYNC from the pixel clock phase-locked-loop (PLL) divider chain output, which can be used to synchronize display enable output. |  |  Click here to download ICS1531Y-140 Datasheet*)
 |  |  |  | *)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership. |  |  |  |