ChipDocs - Datasheet Source for Semiconductor and Electronic Circuit Components
More than
12 931 279 
queries processed
Partname:AV9170-01CN08
Description:Clock synchronizer and multiplier
Manufacturer:
Package:DIP
Pins:8
Oper. temp.:0 to 70
Datasheet:PDF (253K).
Click here to download *)

The AV9170 generates an output clock which is synchronized to a given continuous input clock with zero delay (1ns at 5V VDD). Using ICSs proprietary phase-locked loop (PLL) analog CMOS technology, the AV9170 is useful for regenerating clocks in high speed systems where skew is a major concern. By the use of the two select pins, multiples or divisions of the input clock can be generated with zero delay (see Tables 2 and 3). The standard versions produce two outputs, where CLK2 is always a divide by two version of CLK1.

Click here to download AV9170-01CN08 Datasheet
Click here to download AV9170-01CN08 Datasheet
*)
*)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership.
Free Electronics Engineering Subscription
Win Win Circuit - PCB,PCBA,Touch Screen,LED Lighting
Win Win Circuit LTD. PCB, PCBA, LCD Module
www.wwteq.com
COPYRIGHT 1997-2024 ChipDocs  ALL RIGHT RESERVED