|
|
Partname: | ICS91305I |
Description: | High Performance Communication Buffer |
Manufacturer: | |
Datasheet: | PDF (124K). Click here to download *) |
The ICS91305I is a high performance, low skew, low jitter clock driver. It uses a phase lock loop (PLL) technology to align, in both phase and frequency, the REF input with the CLKOUT signal. It is designed to distribute high speed clocks in communication systems operating at speeds from 10 to 133 MHz. |
|
 Click here to download ICS91305I Datasheet*) |
 |
*)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership. |
|
|
|