ChipDocs - Datasheet Source for Semiconductor and Electronic Circuit Components
More than
480 531 
registered clients
Partname:74F114
Description:Dual JK Negative Edge-Triggered Flip-Flop with Common Clocks and Clears
Manufacturer:Fairchild Semiconductor
Datasheet:PDF (55.2K).
Click here to download *)

The 74F114 contains two high-speed JK flip-flops with common Clock and Clear inputs. Synchronous state changes are initiated by the falling edge of the clock. Triggering occurs at a voltage level of the clock and is not directly related to the transition time. The J and K inputs can change when the clock is in either state without affecting the flip-flop, provided that they are in the desired state during the recommended setup and hold times relative to the falling edge of the clock. A LOW signal on SD or CD prevents clocking and forces Q or Q HIGH, respectively.

Click here to download 74F114 Datasheet
Click here to download 74F114 Datasheet
*)
*)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership.
Free Electronics Engineering Subscription
Win Win Circuit - PCB,PCBA,Touch Screen,LED Lighting
Win Win Circuit LTD. PCB, PCBA, LCD Module
www.wwteq.com
COPYRIGHT 1997-2024 ChipDocs  ALL RIGHT RESERVED