| 
   
   | 
  
   
    
     
       
      | 
     
    
     | 
 
 
 
 
    
 
  
   
    | Partname: | 74F112SC |  
    | Description: |  Dual JK Negative Edge-Triggered Flip-Flop |     
    | Manufacturer: | Fairchild Semiconductor |  
    | Package: | SOIC |  
    | Pins: | 16 |  
    | Datasheet: | PDF (59.0K). Click here to download *) |  
    The 74F112 contains two independent, high-speed JK flipflops with Direct Set and Clear inputs. Synchronous state changes are initiated by the falling edge of the clock. Triggering occurs at a voltage level of the clock and is not directly related to the transition time. The J and K inputs can change when the clock is in either state without affecting the flip-flop, provided that they are in the desired state during the recommended setup and hold times relative to the falling edge of the clock. A LOW signal on SD or CD prevents clocking and forces Q or Q HIGH, respectively.  |  
    
   | 
    Click here to download 74F112SC Datasheet*) | 
  
   |  
 | *)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership. |  
 
      | 
     
    
   | 
  
   
   |