ChipDocs - Datasheet Source for Semiconductor and Electronic Circuit Components
More than
4 307 195 
components listed
Partname:EDD2504AJTA
Description:256M bits DDR SDRAM
Manufacturer:
Datasheet:PDF (497K).
Click here to download *)

The EDD2504AJ is a 256M bits Double Data Rate (DDR) SDRAM organized as 16,777,216 words x 4 bits x 4 banks. The EDD2508AJ is a 256M bits DDR SDRAM organized as 8,388,608 words x 8 bits x 4 banks. Read and write operations are performed at the cross points of the CK and the /CK. This high-speed data transfer is realized by the 2 bits prefetch-pipelined architecture. Data strobe (DQS) both for read and write are available for high speed and reliable data bus design. By setting extended mode resistor, the on-chip Delay Locked Loop (DLL) can be set enable or disable. They are packaged in standard 66-pin plastic TSOP (II).

Click here to download EDD2504AJTA Datasheet
Click here to download EDD2504AJTA Datasheet
*)
*)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership.
Free Electronics Engineering Subscription
Win Win Circuit - PCB,PCBA,Touch Screen,LED Lighting
Win Win Circuit LTD. PCB, PCBA, LCD Module
www.wwteq.com
COPYRIGHT 1997-2024 ChipDocs  ALL RIGHT RESERVED