|
|
Partname: | EDD1216AASE |
Description: | 128M bits DDR SDRAM (8M words x 16 bits) |
Manufacturer: | |
Datasheet: | PDF (565K). Click here to download *) |
The EDD1216AASE is a 128M bits Double Data Rate (DDR) SDRAM organized as 2,097,154 words x 16 bits x 4 banks. Read and write operations are performed at the cross points of the CK and the /CK. This highspeed data transfer is realized by the 2 bits prefetchpipelined architecture. Data strobe (DQS) both for read and write are available for high speed and reliable data bus design. By setting extended mode register, the on-chip Delay Locked Loop (DLL) can be set enable or disable. It is packaged in 60-ball FBGA (BGA) package. |
|
 Click here to download EDD1216AASE Datasheet*) |
 |
*)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership. |
|
|
|