|
|
Partname: | CY7C1515V18-167BZC |
Description: | 72 Mbit QDR-II SRAM 4-word burst architecture. Speed 167 MHz. |
Manufacturer: | Cypress Semiconductor |
Package: | PBGA |
Pins: | 165 |
Oper. temp.: | 0 to 70 |
Datasheet: | PDF (526K). Click here to download *) |
The CY7C1511V18, CY7C1526V18, CY7C1513V18, and CY7C1515V18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR-II architecture. QDR-II architecture consists of two separate ports to access the memory array. The Read port has dedicated Data Outputs to support Read operations and the Write Port has dedicated Data Inputs to support Write operations. QDR-II architecture has separate data inputs and data outputs to completely eliminate the need to "turn-around" the data bus required with common I/O devices. Access to each port is accomplished through a common address bus. Addresses for Read and Write addresses are latched on alternate rising edges of the input (K) clock. Accesses to the QDR-II Read and Write ports are completely independent of one another. In order to maximize data throughput, both Read and Write ports are equipped with Double Data Rate (DDR) interfaces. Each address location is associated with four 8-bit words (CY7C1511V18) or 9-bit words (CY7C1526V18) or 18-bit words (CY7C1513V18) or 36-bit words (CY7C1515V18) that burst sequentially into or out of the device. Since data can be transferred into and out of the device on every rising edge of both input clocks (K and K and C and C), memory bandwidth is maximized while simplifying system design by eliminating bus "turn-arounds". Depth expansion is accomplished with Port Selects for each port. Port selects allow each port to operate independently. |
|
Click here to download CY7C1515V18-167BZC Datasheet*) |
|
*)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership. |
|
|
|