ChipDocs - Datasheet Source for Semiconductor and Electronic Circuit Components
More than
12 598 039 
queries processed
Partname:CY7C1373D-133BGC
Description:18-Mbit (512K x 36/1M x 18) Flow-Through SRAM with NoBLTM Architecture
Manufacturer:Cypress Semiconductor
Datasheet:PDF (447K).
Click here to download *)

The CY7C1371D/CY7C1373D is a 3.3V, 512K x 36/1 Mbit x 18 Synchronous Flow-through Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1371D/ CY7C1373D is equipped with the advanced No Bus Latency (NoBL) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent Write-Read transitions.

Click here to download CY7C1373D-133BGC Datasheet
Click here to download CY7C1373D-133BGC Datasheet
*)
*)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership.
Free Electronics Engineering Subscription
Win Win Circuit - PCB,PCBA,Touch Screen,LED Lighting
Win Win Circuit LTD. PCB, PCBA, LCD Module
www.wwteq.com
COPYRIGHT 1997-2024 ChipDocs  ALL RIGHT RESERVED