|  | 
    
     |   |  
     | 
 
 
 
  | 
    | Partname: | CY7C1373C-100BGC |  | Description: | 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM with NoBL Architecture |  | Manufacturer: | Cypress Semiconductor |  | Datasheet: | PDF (791K). Click here to download *)
 |  | The CY7C1371C/CY7C1373C is a 3.3V, 512K x 36/ 1M x 18 Synchronous Flow-through Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1371C/ CY7C1373C is equipped with the advanced No Bus LatencyTM (NoBLTM) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent Write-Read transitions. |  |  Click here to download CY7C1373C-100BGC Datasheet*)
 |  |  |  | *)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership. |  |  |  |