ChipDocs - Datasheet Source for Semiconductor and Electronic Circuit Components
More than
12 597 855 
queries processed
Partname:CY7C1334-133AC
Description:64Kx32 Pipelined SRAM with NoBL Architecture
Manufacturer:Cypress Semiconductor
Datasheet:PDF (184K).
Click here to download *)

The CY7C1334 is a 3.3V, 64K by 32 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1334 is equipped with the advanced No Bus LatencyTM (NoBLTM) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of the SRAM, especially in systems that require frequent Write-Read transitions.The CY7C1334 is pin/functionally compatible to ZBT SRAM MT55L64L32P All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. The clock input is qualified by the Clock Enable (CEN) signal, which when deasserted suspends operation and extends the previous clock cycle. Maximum access delay from the clock rise is 4.2 ns (133-MHz device).

Click here to download CY7C1334-133AC Datasheet
Click here to download CY7C1334-133AC Datasheet
*)
*)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership.
Free Electronics Engineering Subscription
Win Win Circuit - PCB,PCBA,Touch Screen,LED Lighting
Win Win Circuit LTD. PCB, PCBA, LCD Module
www.wwteq.com
COPYRIGHT 1997-2024 ChipDocs  ALL RIGHT RESERVED