ChipDocs - Datasheet Source for Semiconductor and Electronic Circuit Components
More than
12 598 346 
queries processed
Partname:CY7C1297H-100AXI
Description: 1-Mbit (64K x 18) Flow-Through Sync SRAM
Manufacturer:Cypress Semiconductor
Datasheet:PDF (354K).
Click here to download *)

The CY7C1297H is a 64K x 18 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip counter captures the first address in a burst and increments the address automatically for the rest of the burst access. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining Chip Enable (CE1), depth-expansion Chip Enables (CE2 and CE ), Burst 3

Click here to download CY7C1297H-100AXI Datasheet
Click here to download CY7C1297H-100AXI Datasheet
*)
*)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership.
Free Electronics Engineering Subscription
Win Win Circuit - PCB,PCBA,Touch Screen,LED Lighting
Win Win Circuit LTD. PCB, PCBA, LCD Module
www.wwteq.com
COPYRIGHT 1997-2024 ChipDocs  ALL RIGHT RESERVED