ChipDocs - Datasheet Source for Semiconductor and Electronic Circuit Components
More than
480 528 
registered clients
Partname:CY2SSTU877BVI-XX
Description:1.8V, 500-MHz, 10-Output JEDEC-Compliant Zero Delay Buffer
Manufacturer:Cypress Semiconductor
Datasheet:PDF (217K).
Click here to download *)

The CY2SSTU877 is a high-performance, low-skew, low-jitter zero delay buffer designed to distribute differential clocks in high-speed applications. The CY2SSTU877 generates ten differential pair clock outputs from one differential pair clock input. In addition, the CY2SSTU877 features differential feedback clock outputs and inputs. This allows the CY2SSTU877 to be used as a zero delay buffer. When used as a zero delay buffer in nested clock trees, the CY2SSTU877 locks onto the input reference and translates with near zero delay to low-skew outputs.

Click here to download CY2SSTU877BVI-XX Datasheet
Click here to download CY2SSTU877BVI-XX Datasheet
*)
*)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership.
Free Electronics Engineering Subscription
Win Win Circuit - PCB,PCBA,Touch Screen,LED Lighting
Win Win Circuit LTD. PCB, PCBA, LCD Module
www.wwteq.com
COPYRIGHT 1997-2024 ChipDocs  ALL RIGHT RESERVED