ChipDocs - Datasheet Source for Semiconductor and Electronic Circuit Components
More than
12 598 252 
queries processed
Partname:AZ100ELT22DR2
Description:3.0 V-5.5 V, dual CMOS/TTL to differential PECL translator
Manufacturer:
Package:SOIC
Pins:8
Oper. temp.:-40 to 85
Datasheet:PDF (164K).
Click here to download *)

The AZ10/100ELT22 is a dual CMOS/TTL to differential PECL translator. Because PECL (Positive ECL) levels are used, only VCC and ground are required. The small outline packaging and the low skew, dual gate design of the ELT22 makes it ideal for applications that require the translation of a clock and a data signal. The ELT22 is available in both PECL standards: the 10ELT is compatible with PECL 10K logic levels while the 100ELT is compatible with PECL 100K logic levels. NOTE: Specifications in PECL tables are valid when thermal equilibrium is established. LOGIC DIAGRAM AND PINOUT ASSIGNMENT

Click here to download AZ100ELT22DR2 Datasheet
Click here to download AZ100ELT22DR2 Datasheet
*)
*)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership.
Free Electronics Engineering Subscription
Win Win Circuit - PCB,PCBA,Touch Screen,LED Lighting
Win Win Circuit LTD. PCB, PCBA, LCD Module
www.wwteq.com
COPYRIGHT 1997-2024 ChipDocs  ALL RIGHT RESERVED