|
|
Partname: | MT5C2568ECW-100L/883C |
Description: | 32K x 8 SRAM memory array |
Manufacturer: | |
Package: | LCC |
Pins: | 32 |
Oper. temp.: | -55 to 125 |
Datasheet: | PDF (162K). Click here to download *) |
The Austin Semiconductor SRAM family employs high-speed, low power CMOS designs using a four-transistor memory cell. These SRAMs are fabricated using double-layer metal, double-layer polysilicon technology. For flexibility in high-speed memory applications, Austin Semiconductor offers chip enable (CE) and output enable (OE) capability. These enhancements can place the outputs in High-Z for additional flexibility in system design. Writing to these devices is accomplished when write enable (WE) and CE inputs are both LOW. Reading is accomplished when WE remains HIGH and CE and OE go LOW. The device offers a reduced power standby mode when disabled. This allows system designs to achieve low standby power requirements. |
|
Click here to download MT5C2568ECW-100L/883C Datasheet*) |
|
*)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership. |
|
|
|