ChipDocs - Datasheet Source for Semiconductor and Electronic Circuit Components
More than
12 925 289 
queries processed
Partname:MT5C1005DCJ-55L/883C
Description:256K x 4 SRAM memory array
Manufacturer:
Package:SOJ
Pins:32
Oper. temp.:-55 to 125
Datasheet:PDF (171K).
Click here to download *)

The Austin Semiconductor SRAM family employs high-speed, low power CMOS designs fabricated using doublelayer metal, double-layer polysilicon technology. For flexibility in high-speed memory applications, ASI offers chip enable (CE) and output enable (OE) capability. These enhancements can place the outputs in High-Z for additional flexibility in system design. Writing to these devices is accomplished when write enable (WE) and CE inputs are both LOW. Reading is accomplished when WE remains HIGH while CE and OE go LOW. The devices offer a reduced power standby mode when disabled. This allows system designs to achieve low standby power requirements. All devices operation from a single +5V power supply and all inputs and outputs are fully TTL compatible.

Click here to download MT5C1005DCJ-55L/883C Datasheet
Click here to download MT5C1005DCJ-55L/883C Datasheet
*)
*)Datasheets downloading from ChipDocs is only for our members (paid service). REGISTER NOW for your membership.
Free Electronics Engineering Subscription
Win Win Circuit - PCB,PCBA,Touch Screen,LED Lighting
Win Win Circuit LTD. PCB, PCBA, LCD Module
www.wwteq.com
COPYRIGHT 1997-2024 ChipDocs  ALL RIGHT RESERVED